Feasibility study of FPGA-based equalizer for 112-Gbit/s optical fiber receiversVise andre og tillknytning
2012 (engelsk)Inngår i: ISCAS 2012 - 2012 IEEE International Symposium on Circuits and Systems, 2012, s. 3234-3237, artikkel-id 6272013Konferansepaper, Publicerat paper (Fagfellevurdert)
Abstract [en]
With ever increasing demands on spectral efficiency, complex modulation schemes are being introduced in fiber communication. However, these schemes are challenging to implement as they drastically increase the computational burden at the fiber receiver's end. We perform a feasibility study of implementing a 16-QAM112-Gbit/s decision directed equalizer on a state-of-the-art FPGA platform. An FPGA offers the reconfigurability needed to allow for modulation scheme updates, however, its clock rate is limited. For this purpose, we introduce a new phase correction technique to significantly relax the delay requirement on the critical phase-recovery feedback loop.
sted, utgiver, år, opplag, sider
2012. s. 3234-3237, artikkel-id 6272013
Emneord [en]
Clock rate, Complex modulation, Computational burden, Decision-directed, Feasibility studies, Feed-back loop, In-fiber, Modulation schemes, Phase corrections, Reconfigurability, Spectral efficiencies, Field programmable gate arrays (FPGA), Modulation, Optical fibers, Planning, Spectrum analyzers, Equalizers
HSV kategori
Identifikatorer
URN: urn:nbn:se:ri:diva-51771DOI: 10.1109/ISCAS.2012.6272013Scopus ID: 2-s2.0-84866596205OAI: oai:DiVA.org:ri-51771DiVA, id: diva2:1516951
Konferanse
2012 IEEE International Symposium on Circuits and Systems, ISCAS 2012, 20 May 2012 through 23 May 2012, Seoul
2021-01-132021-01-132025-09-23bibliografisk kontrollert